Offset in some DQ bits of the FX3 (CYUSB3KIT-003)

Tip / Sign in to post questions, reply, level up, and achieve exciting badges. Know more

cross mob
Anonymous
Not applicable

Hi, I'm using CYUSB3KIT-003 and I implemented the syncronous Slave with state machine of the AN65974 example (32bits). The problem is with some bits of the GPIF II have an offset around 1.2V and the FPGA can't detect the zero level. For some reasons it is influenced with the presence of the watermark flag. The bits afected isn't the same with another FX3.

Do you have any idea what is going on?

0 Likes
1 Solution
Anonymous
Not applicable

I removed the J5 jumper and all signal are correct. So it is recomended not connect the jumper if don't work with the SRAM

View solution in original post

0 Likes
2 Replies
Anonymous
Not applicable

Some details: The master is a FPGA, It reads data from FX3 using the DMA_ready flag. At the moment it's only a reading test. The FPGA reads "correctly" with an offset in some bits. 

0 Likes
Anonymous
Not applicable

I removed the J5 jumper and all signal are correct. So it is recomended not connect the jumper if don't work with the SRAM

0 Likes