- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi
My fx2lp is Slavefifo with fpga and sensor.
Fx2lp out garbage data (all 0) when sensor's hsync is low.
How am i supposed to handle these problem?
Can i use hsync instead for slwr?
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Connect Frame Valid to Slave select and Line valid to Slave write
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Ok What happen slavefifo's flagd low and slwr low?
And how should i handle of this case?
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
In that case, the data received on the data lines is stored and sent to host when a sunc signal is received on PKTEND
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi i don't understand exactly.
Could you please for more detail with example ?
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
the data received in slave fifo mode is stored in the IN Endpoint buffer.
A SYNC signal on the PKTEND pin commits this buffer to the host.
If the buffer is full and not commited to host yet, the FLAGs state will indicate that the the Endpoint buffer is full and the Master device on slave fifo interface should stop sending data. Otherwise the packets will be dropped.