- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello.
The customer board includes CY8C3866LTI-030/DIE device.
I'm trying to build Boundary Scan test for this board with JTAG Technologies Provision tool.
The system does not recognize the device. (All ones on TDO).
By PSoC3 programmer with MiniProg3 adapter in JTAG mode the device recognized with IR=4, DR=35. Please look attached file.
But by the BSDL file it includes 137 bits DR.
We have checked all lines by scope and TMS, TCK, TDI lines looks good with 1.8V level. But TDO line is no active.
What wrong?
Any help will be appreciable.
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Can you please refer to this KBA to check if you are loading the right BSDL file based on the configuration: PSoC® 3, PSoC 4 and PSoC 5 BSDL Files - KBA84780 ?
Regards,
Dheeraj
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Dear DheerajK_81,
I checked and found that I really used old BSDL file.
Thank you.
My device is CY8C3866LTI-030/DIE.
So by the updated BSDL file CY8C3XXXX_XXX_QFN48_4JTAG.bsdl
the BSR length should be 139.
attribute BOUNDARY_LENGTH of CY8C3XXXX_XXX : entity is 139;
By the PSoC Programmer I received DR: 35.
Could you explain it?
The device is still invisible by JTAG Technologies Provision software.
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Looks like I found the problem.
In the customer’s design, line TSRT was connected to XRES pin of the device, not to dedicated TRST for 5-wires JTAG connection.
I paid attention that if run Infra test immediately after “Scan Bus” command in PSoC Programmer, the test passes one time, exclude TRST test.
Using 4-wire or 5-wire BSDL files had not any effect.
After I disconnected TRST line from XRES pin, the Infra test started to pass stable with 4-wire BSDL file.
The issue is closed.
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Sorry, the issue still not closed.
Now, by behavior of Interconnection test I see that only few pins toggled according the BSDL file.
These pins are 30 (P3_1), 31 (P3_2), 36 (P3_6), 37 (P3_7).
Looks like BSR cells order wrong.
Was the BSDL file validated?
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Can you please let me know which BSDL file you are referring to here? It is validated, but I can test it again just to confirm.
Regards,
Dheeraj
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
CY8C3XXXX_XXX_QFN68_4JTAG.bsdl
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
May be need any Compliance Pattern or a preliminary configuration by SVF?
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello Dheeraj,
Do you have any news about the issue?
Sorry, but it is very urgent issue.
Thank you.
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Can you please share the schematic of your design? We are looking into the BSDL files, will get back to you as soon as possible.
Regards,
Dheeraj
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Please send me your personal e-mail.address
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content