Otimization of analog resources

Tip / Sign in to post questions, reply, level up, and achieve exciting badges. Know more

cross mob
lock attach
Attachments are accessible only for community members.
AlVa_264671
Level 5
Level 5
25 sign-ins First like given First like received

Hi There

Maybe someone can help me to optomize the attacched project.

Thank you very much in advance.

0 Likes
1 Solution
lock attach
Attachments are accessible only for community members.
Anonymous
Not applicable

Hi,

Attached the modified project. I have selected specific pins and net constraint for successful routing. If you notice in the analog viewer in .cydwr, positive input of DelSig ADC connects to all the analog global left (AGL) lines, but negative input connects to only odd numbered lines. But in the design, you want pins to be able to connect to both input ends of the ADC (on consecutive AMUX channels). So, the pins that can connect to odd numbered AGL lines are selected.

pastedImage_0.png

Another way was to configure the AMUX and ADC in single ended mode and get the differential voltage in firmware.

-Rajiv

View solution in original post

0 Likes
3 Replies
lock attach
Attachments are accessible only for community members.
Anonymous
Not applicable

Hi,

Attached the modified project. I have selected specific pins and net constraint for successful routing. If you notice in the analog viewer in .cydwr, positive input of DelSig ADC connects to all the analog global left (AGL) lines, but negative input connects to only odd numbered lines. But in the design, you want pins to be able to connect to both input ends of the ADC (on consecutive AMUX channels). So, the pins that can connect to odd numbered AGL lines are selected.

pastedImage_0.png

Another way was to configure the AMUX and ADC in single ended mode and get the differential voltage in firmware.

-Rajiv

0 Likes

Hi Rajiv

You are a great help for me.

I was trying keep all pins contiguous.

Thank you so much.

0 Likes
Anonymous
Not applicable

you're welcome

0 Likes