Jun 12, 2018
05:03 PM
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Jun 12, 2018
05:03 PM
Hello team,
In our design , we use P0/P1/P8/P32 as ADC input and Pull resistance to each pin of value 33K to Vcore (Vcore is active during Sleep).
When processor enters Sleep mode, Low power current is around ~500uA.
But when we isolate GPIO P0, from the pull up, then low power current drops to ~50-60 uA
Could any suggest, what could be reason?
Why P0 seems to leak current?
Any recommended configuraiton ?
THanks nad regards,
hari
Solved! Go to Solution.
Labels
- Labels:
-
Sleep Modes
1 Solution
Jun 13, 2018
12:01 AM
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Jun 13, 2018
12:01 AM
There are no special requirement on P0 although some folks here suggested a 10K pull-up. Did you still see this is deep-sleep?
1 Reply
Jun 13, 2018
12:01 AM
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Jun 13, 2018
12:01 AM
There are no special requirement on P0 although some folks here suggested a 10K pull-up. Did you still see this is deep-sleep?